A Flexible FPGA-Based Quasi-Cyclic LDPC Decoder (2017)
Attributed to:
Highly-parallel algorithms and architectures for high-throughput wireless receivers
funded by
EPSRC
Abstract
No abstract provided
Bibliographic Information
Digital Object Identifier: http://dx.doi.org/10.1109/access.2017.2678103
Publication URI: http://dx.doi.org/10.1109/access.2017.2678103
Type: Journal Article/Review
Parent Publication: IEEE Access